# EM Side-Channel Leakage Modeling and Security Assessment at Pre-Silicon Stages

Md Kawser Bepary, Tanvir Rahman, Hasan Al-Shaikh, Jungmin Park, Fahim Rahman, Mark Tehranipoor, Florida Institute of Cybersecurity (FICS) Research, Department of ECE, University of Florida

### **INTRODUCTION**

Electromagnetic (EM) side-channel analysis is a powerful technique to extract secret keys and assets from electronic hardware.

- EM emanation occurs due to data-dependent current flowing through the metal layers of an IC
- Higher metal layers contribute the most to the detectable EM side-channel.

Figure 1: Contribution of each metal layers for EM emission [1]



## **APPLICATION**

Analyze cryptographic hardware designs and secure operation against EMSC-based attacks

- Model EM leakage at pre-silicon stage easy to assess, identify, fix, and iterate.
- Establish easy-to-quantify EMSC metrics.
- Scalable and automated CAD framework for vulnerability analysis with ease
- Designer require no/minimal knowledge Blackbox information leakage model

Traditional EM/Power side-channel vulnerability assessment rely on post-silicon traces -- Too late to make design improvements for countermeasure.

#### **INNOVATION**

A complete framework at RT- and gate-level for EM side-channel assessment

- Provides fast quantitative detection of EM sidechannel vulnerability at RT/Gate Level
- Offer improved EM leakage model with physical design-guided parameters for higher accuracy and scalability
- Establish side-channel metrics (TVLA and KL Divergence) for assessment and validation

Figure 2: High-level overview of pre-silicon EM side-channel assessment framework



## **Proposed Framework**

- Registers and their driving fanouts are extracted → input to the leakage model.
- Functional simulation is performed for inputs --
  - Fixed key, random vs random plaintext
  - Fixed key, random vs semifixed plaintext
  - Chosen key pair, fixed random plaintext
  - Random key pair, fixed random plaintext
- Simulated EM leakage trace is computed as the weighted switching activity of the registers
- Vulnerability assessed against metrics TVLA and KL Divergence
- WIP: Physical design guided weight is assigned to account for higher metal layers' EM emission

Figure 5: Simulated EM traces of example AES

design for random and semifixed plaintext sets

Figure 3: Physical layout guided weight assignment in the leakage model



Figure 4: Layout-level EM analysis flow using RedHawk



Figure 6: Distribution of weighted switching activities at different sample points







Table 1: Features for Pre-silicon EM/Power Leakage Assessment in Each Abstraction Level

| Switching Activity Register Counts Submodules hierarchy) Functional estbench Transition of each node for each clock cycle | Switching Activity  # of Fanout (≈ Load Capacitance ≈ C <sub>gate</sub> + C <sub>wire</sub> + C <sub>diffusion</sub> )  Library Definition  Functional and Parametric Testbench  n-time samples per clock cycle | Load Capacitance (C <sub>gate</sub> + C <sub>wire</sub> + C <sub>diffusion</sub> + C <sub>parasitic</sub> ), resistance Parasitic Capacitance, Resistance Metal layer interconnect Transistor level |
|---------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Submodules hierarchy)  Functional estbench ransition of each node for                                                     | Load Capacitance ≈ C <sub>gate</sub> + C <sub>wire</sub> + C <sub>diffusion</sub> ) Library Definition  Functional and Parametric Testbench n-time samples                                                      | Capacitance $(C_{gate} + C_{wire} + C_{diffusion} + C_{parasitic})$ , resistance Parasitic Capacitance, Resistance Metal layer interconnect                                                         |
| ransition of each node for                                                                                                | Functional and Parametric Testbench n-time samples                                                                                                                                                              | Capacitance, Resistance Metal layer interconnect                                                                                                                                                    |
| ransition of each node for                                                                                                | Parametric Testbench n-time samples                                                                                                                                                                             | interconnect                                                                                                                                                                                        |
| each node for                                                                                                             | •                                                                                                                                                                                                               | Transistor level                                                                                                                                                                                    |
|                                                                                                                           | per clock cycle                                                                                                                                                                                                 | SPICE simulation                                                                                                                                                                                    |
| or each<br>ubmodule                                                                                                       | For each node                                                                                                                                                                                                   | For each transistor                                                                                                                                                                                 |
| Synopsys VCS<br>SAIF), Cadence<br>ncisive (VCD)                                                                           | Synopsys VCS (SAIF), Cadence Incisive (VCD)                                                                                                                                                                     | Cadence Voltus,<br>Spectre,<br>Synopsys<br>HSPICE                                                                                                                                                   |
| Hamming<br>Distance (HD),<br>Hamming<br>Veight (HW)<br>Model                                                              | Hamming Distance (HD), Hamming Weight (HW) Model                                                                                                                                                                | Hamming Distance (HD), Hamming Weight (HW) Model                                                                                                                                                    |
| est Vector<br>eakage<br>ssessment                                                                                         | Test Vector<br>Leakage<br>Assessment<br>(TVLA), KL/JS                                                                                                                                                           | Test Vector Leakage Assessment (TVLA), KL/JS Divergence                                                                                                                                             |
|                                                                                                                           | Pistance (HD), lamming Veight (HW) lodel lest Vector eakage ssessment FVLA), KL/JS                                                                                                                              | Distance (HD), Hamming Weight (HW) Model Test Vector Leakage Sessment Wistance (HD), Hamming Weight (HW) Model Test Vector Leakage Assessment                                                       |

#### **RESULT & WORK-IN-PROGRESS**

- Current weighted switching activity model provides insights into each round of operations
- Both T-test and KL-div. agree on vulnerable modules
- Static IR drop analysis identifies hotspot locations
- WIP: A layout level EM simulation with Ansys RedHawk is underway for improved modeling

# REFERENCES

[1] Das, D., & Sen, S. (2020). Electromagnetic and power side-channel analysis: Advanced attacks and low overhead generic countermeasures through white-box approach. Cryptography, 4(4), 30.

#### **ACKNOWLEDGEMENTS**

We like to thank AFRL for sponsoring this project.

Center for Enabling Cyber Defense in Analog and Mixed Signal Domain (CYAN)



